30992 Commits (a2e67072b7c3b2abf70d0a11918723a5dd841a05)
 

Author SHA1 Message Date
Max Filippov a2e67072b7 target-xtensa: allow using core configuration in tests 12 years ago
Max Filippov d0fa1f0df3 target-xtensa: add overridable test_init macro 12 years ago
Max Filippov e848dd4248 target-xtensa: add basic checks to icache opcodes 12 years ago
Max Filippov 7c84259019 target-xtensa: add basic checks to dcache opcodes 12 years ago
Max Filippov 6502668237 target-xtensa: add RRRI4 opcode format fields 12 years ago
Max Filippov b807b5ff89 opencores_eth: flush queue whenever can_receive can go from false to true 12 years ago
Max Filippov e0db904d1d hw/xtensa: add support for ML605 and KC705 FPGA board 12 years ago
Peter Maydell 105a060188 target-arm queue: 12 years ago
Peter Maydell 3e890c77cf qtest resource cleanup pull request 12 years ago
Peter Maydell 7a87a7b3e4 Tracing pull request 12 years ago
Peter Maydell e607784fed This fixes a target-i386 emulation regression 12 years ago
Peter Maydell 9bd9d5e357 Merge remote-tracking branch 'remotes/riku/linux-user-for-upstream' into staging 12 years ago
Peter Maydell 774d566cdb tcg/i386: Fix build for systems without working cpuid.h (MacOSX, Win32) 12 years ago
Peter Maydell 2ca92bb993 - xhci improvements and fixes. 12 years ago
Peter Maydell 3d2bb5cc81 Merge remote-tracking branch 'remotes/rth/tcg-next' into staging 12 years ago
Peter Maydell 61e8a92364 QOM infrastructure fixes and device conversions 12 years ago
Peter Maydell 4c0c9bbe78 Merge remote-tracking branch 'remotes/qmp-unstable/queue/qmp' into staging 12 years ago
Janne Grunau 2ea5a2ca1f linux-user: AArch64: Fix exclusive store of the zero register 12 years ago
Peter Maydell 60510aed69 target-arm: A64: Implement unprivileged load/store 12 years ago
Peter Maydell e4b998d47d target-arm: A64: Implement narrowing three-reg-diff operations 12 years ago
Peter Maydell dfc15c7ceb target-arm: A64: Implement the wide 3-reg-different operations 12 years ago
Peter Maydell 70d7f984a0 target-arm: A64: Add most remaining three-reg-diff widening ops 12 years ago
Peter Maydell 13caf1fd2b target-arm: A64: Add opcode comments to disas_simd_three_reg_diff 12 years ago
Peter Maydell d324b36ad9 target-arm: A64: Implement store-exclusive for system mode 12 years ago
Peter Maydell 7900e9f1f9 target-arm: Fix incorrect type for value argument to write_raw_cp_reg 12 years ago
Peter Maydell 59a1c327d7 target-arm: Remove failure status return from read/write_raw_cp_reg 12 years ago
Peter Maydell ea4571eb87 target-arm: Remove unnecessary code now read/write fns can't fail 12 years ago
Peter Maydell c4241c7d38 target-arm: Drop success/fail return from cpreg read and write functions 12 years ago
Peter Maydell 92611c0019 target-arm: Convert miscellaneous reginfo structs to accessfn 12 years ago
Peter Maydell 00108f2d4d target-arm: Convert generic timer reginfo to accessfn 12 years ago
Peter Maydell fcd252062a target-arm: Convert performance monitor reginfo to accessfn 12 years ago
Peter Maydell f59df3f235 target-arm: Split cpreg access checks out from read/write functions 12 years ago
Peter Maydell e508a92b62 target-arm: Stop underdecoding ARM946 PRBS registers 12 years ago
Peter Maydell 626187d86b target-arm: Log bad system register accesses with LOG_UNIMP 12 years ago
Peter Maydell 1456364ff0 target-arm: Remove unused ARMCPUState sr substruct 12 years ago
Peter Maydell 99f678a679 target-arm: Restrict check_ap() use of S and R bits to v6 and earlier 12 years ago
Peter Maydell 76e3e1bcae target-arm: Define names for SCTLR bits 12 years ago
Peter Maydell 83e9a4aec9 target-arm/kvm-consts.h: Define QEMU constants for known KVM CPUs 12 years ago
Peter Maydell 057d5f62f8 target-arm: A64: Implement remaining 3-same instructions 12 years ago
Peter Maydell 67d43538ae softfloat: Support halving the result of muladd operation 12 years ago
Alex Bennée bc242f9bb6 target-arm: A64: Implement floating point pairwise insns 12 years ago
Alex Bennée 8908f4d185 target-arm: A64: Implement SIMD FP compare and set insns 12 years ago
Peter Maydell b033cd3d00 target-arm: A64: Implement scalar three different instructions 12 years ago
Peter Maydell 9f82e0ff4b target-arm: A64: Implement SIMD scalar indexed instructions 12 years ago
Peter Maydell c44ad1fddc target-arm: A64: Implement long vector x indexed insns 12 years ago
Peter Maydell f5e51e7f10 target-arm: A64: Implement plain vector SIMD indexed element insns 12 years ago
Peter Maydell 873169022a hw/intc/arm_gic: Fix NVIC assertion failure 12 years ago
Kevin Wolf 6d093a4f49 target-i386: Fix I/O bitmap checks for in/out 12 years ago
Stefan Hajnoczi b15d422a23 qtest: kill QEMU process on g_assert() failure 12 years ago
Stefan Hajnoczi cef60c925c qtest: make QEMU our direct child process 12 years ago