747 Commits (bdfe53e3cfebb392b1a0ef50fdd02faafec6dc63)

Author SHA1 Message Date
Andrew Burgess bdfe53e3cf arc: Change max instruction length to 64-bits 10 years ago
Graham Markall 2e27220211 opcodes/arc: Make some macros 64-bit safe 10 years ago
Graham Markall 06fe285fd2 arc: Replace ARC_SHORT macro with arc_opcode_len function 10 years ago
Nick Clifton e23eba971d Add support for RISC-V architecture. 10 years ago
Claudiu Zissulescu e5b06ef06b [ARC] Disassembler: fix LIMM detection for short instructions. 10 years ago
Alan Modra a5721ba270 Disallow 3-operand cmp[l][i] for ppc64 10 years ago
Claudiu Zissulescu 2b848ebdbb [ARC] ISA alignment. 10 years ago
Richard Sandiford bb7eff5206 [AArch64] Add SVE condition codes 10 years ago
Richard Sandiford c0890d2628 [AArch64][SVE 31/32] Add SVE instructions 10 years ago
Richard Sandiford 116b601937 [AArch64][SVE 30/32] Add SVE instruction classes 10 years ago
Richard Sandiford 047cd301d4 [AArch64][SVE 29/32] Add new SVE core & FP register operands 10 years ago
Richard Sandiford 165d495085 [AArch64][SVE 28/32] Add SVE FP immediate operands 10 years ago
Richard Sandiford e950b34539 [AArch64][SVE 27/32] Add SVE integer immediate operands 10 years ago
Richard Sandiford 98907a7049 [AArch64][SVE 26/32] Add SVE MUL VL addressing modes 10 years ago
Richard Sandiford 4df068de52 [AArch64][SVE 25/32] Add support for SVE addressing modes 10 years ago
Richard Sandiford 2442d8466e [AArch64][SVE 24/32] Add AARCH64_OPND_SVE_PATTERN_SCALED 10 years ago
Richard Sandiford 245d2e3fe8 [AArch64][SVE 23/32] Add SVE pattern and prfop operands 10 years ago
Richard Sandiford d50c751e00 [AArch64][SVE 22/32] Add qualifiers for merging and zeroing predication 10 years ago
Richard Sandiford f11ad6bc0f [AArch64][SVE 21/32] Add Zn and Pn registers 10 years ago
Richard Sandiford 0c608d6b62 [AArch64][SVE 20/32] Add support for tied operands 10 years ago
Richard Sandiford 4989adac84 [AArch64][SVE 13/32] Add an F_STRICT flag 10 years ago
Richard Earnshaw 27e5a27096 [arm] Automatically enable CRC instructions on supported ARMv8-A CPUs. 10 years ago
Cupertino Miranda a87aa054a6 Fixes to legacy ARC relocations. 10 years ago
Andrew Jenner dfdaec14b0 Fix some PowerPC VLE BFD issues and add some PowerPC VLE instructions. 10 years ago
Graham Markall db18dbabad Begin implementing ARC NPS-400 Accelerator instructions 10 years ago
Szabolcs Nagy 93d8990cba [AArch64] Fix +nofp16 handling 10 years ago
Matthew Wahab 534dbe460e [ARM][GAS] ARMv8.2 should enable ARMv8.1 NEON instructions. 10 years ago
Trevor Saunders 042c94de56 sparc: make SPARC_OPCODE_ARCH_MAX part of its enum 10 years ago
Richard Sandiford dab26bf4e7 [AArch64] Make register indices be full 64-bit values 10 years ago
Graham Markall ce440d638d [ARC] Misc minor edits/fixes 10 years ago
Trevor Saunders 6b4778968b addmore extern C 10 years ago
Trevor Saunders 6edaf4d75b tilegx: move TILEGX_NUM_PIPELINE_ENCODINGS to tilegx_pipeline enum 10 years ago
Graham Markall bdd582dbf1 Arc assembler: Convert nps400 from a machine type to an extension. 10 years ago
Jose E. Marchesi 4f26fb3a1b bfd,opcodes: sparc: new opcode v9{c,d,e,v,m} architectures and bfd machine numbers. 10 years ago
John Baldwin 99a54ef6f7 Change the size field of MSP430_Opcode_Decoded to a plain integer. 10 years ago
Graham Markall 9ba75c8847 [ARC] Add deep packet inspection instructions for nps 10 years ago
Jose E. Marchesi 337c570c5f sparc: add missing comment about hyperprivileged register operands 10 years ago
Matthew Wahab 4d1464f294 [ARM] Add command line option for RAS extension. 10 years ago
Andrew Burgess 4eb6f89250 Add support for 48 and 64 bit ARC instructions. 10 years ago
Trevor Saunders 1fe0971e41 add more extern C 10 years ago
Trevor Saunders 94740f9c4b metag: add extern C to header 10 years ago
Claudiu Zissulescu d9eca1df01 [ARC] Update instruction type and delay slot info. 10 years ago
Claudiu Zissulescu c810e0b87a [ARC] Rename "class" named attributes. 10 years ago
Trevor Saunders 3d207518c1 tic54x: rename typedef of struct symbol_ 10 years ago
Matthew Fortune 8f4f9071ad Add MIPS32 DSPr3 support. 12 years ago
Thomas Preud'homme d942732e82 Allow extension availability to depend on several architecture bits 10 years ago
Thomas Preud'homme 16a1fa25be Add support for ARMv8-M security extensions instructions 10 years ago
Claudiu Zissulescu 945e0f82da [ARC] Add SYNTAX_NOP and SYNTAX_1OP for extension instructions 10 years ago
Nick Clifton 4bd13cde17 Add support to AArch64 disassembler for verifying instructions. Add verifier for LDPSW. 10 years ago
Andrew Burgess 537aefaf18 opcodes/arc: Add yet more nps instructions 10 years ago